G-8
ADSP-2126x SHARC Processor Core Manual
Neighbor Registers.
In Long word addressed accesses, the DSP moves
data to or from two neighboring data registers. The least-significant-32
bits moves to or from the explicit (named) register in the neighbor register
pair. In forced Long word accesses (Normal word address with LW mne-
monic), the DSP converts the Normal word address to Long word, placing
the even Normal word location in the explicit register and the odd Nor-
mal word location in the other register in the neighbor pair.
Parallel port.
This port extends the DSPs internal address and data buses
off-chip, providing the processor’s interface to off-chip memory devices.
PAGEN, Program address generation logic.
.
Peripherals.
This refers to everything outside the processor core. The
ADSP-2126x processor’s peripherals include internal memory, parallel
port, I/O processor, JTAG port, and any external devices that connect to
the DSP.
Precision.
The precision of a floating-point number depends on the num-
ber of bits after the binary point in the storage format for the number.
The DSP supports two high precision floating-point formats: 32-bit IEEE
single-precision floating-point (which uses 8 bits for the exponent and 24
bits for the mantissa) and a 40-bit extended precision version of the IEEE
format.
Post-modify addressing.
The Data Address Generator (DAG) provides an
address during a data move and auto-increments the stored address for the
next move.
Pre-modify addressing.
The Data Address Generator (DAG) provides a
modified address during a data move without incrementing the stored
address.
Registers swaps.
This special type of register-to-register move instruction
uses the special swap operator, <->. A register-to-register swap occurs
when registers in different processing elements exchange values.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...