INTERRUPT STRUCTURE
S3C80A5B
5-4
NOTE:
For interrupt levels with two or more vectors, the lowest vector address
usually the highest priority. For example, FAH has the higher priority (0)
than FCH (1) within level IRQ0. These priorities are fixed in hardware.
Vectors
Sources
Levels
Reset/Clear
RESET
100H
Basic timer overflow/INTR/POR
H/W
Timer 0 match
S/W
IRQ0
Timer 0 overflow
H/W
Timer 1 match
S/W
IRQ1
Timer 1 overflow
H/W
Counter A
H/W
P0.3 external interrupt
S/W
P0.2 external interrupt
S/W
P0.1 external interrupt
S/W
P0.0 external interrupt
S/W
P0.7 external interrupt
S/W
P0.6 external interrupt
S/W
IRQ7
P0.5 external interrupt
S/W
P0.4 external interrupt
S/W
FCH
FAH
F6H
F4H
E8H
E6H
E4H
IRQ6
E2H
E0H
IRQ4
ECH
1
0
1
0
3
2
1
0
Figure 5-2. S3C80A5B Interrupt Structure