Copyright © Siemens AG 2010. All rights reserved.
Page
58
ERTEC 400 Manual
Technical data subject to change
Version 1.2.2
RES_CTRL_REG
W/R
Addr.: 0x4000_260C
Default: 0x0000_0100
Description
Control register for reset of ERTEC 400
Bit No.
Name
Description
31..10
----
Reserved
9
XRES_PCI_STATE
Status of PCI reset (read only)
0 : PCI reset is active
1: PCI reset is inactive
8
XRES_PCI_AHB_SOFT
SW reset for the AHB side of the PCI-AHB bridge.
0: Reset active
1: Reset inactive
7:3
PULSE_DUR
Pulse duration of SW or watchdog reset.
T
RES_PULSE
= (8 x n + 8) x T
CLK
;
T
CLK
:
APB clock period (1/50 MHz = 20 ns)
n:
Value of PULSE_DUR (0 to 31)
2
----
Reserved, must be assigned 0
1
XRES_SOFT
1: Trigger software reset (not latching)
0: Software reset not active
0
WD_RES_FREI
1: Enable watchdog reset
Note:
In case of a watchdog reset or software reset event the register "RES_CTRL_REG" will be reset to the default
values.
Workaround:
After a watchdog reset or software reset event the configuration ("WD_RES_FREI" and "PULSE_DUR") of
register "RES_CTRL_REG" has to be written again by the software.
RES_STAT_REG
R
Addr.: 0x4000_2610
Default: 0x0000_0004
Description
Status register for reset of ERTEC 400.
Only the bit of the last reset event occurrence is set. The two other bits are reset.
Bit No.
Name
Description
31..3
----
Reserved
2
HW_RESET
1: Last reset was a hardware reset
1
SW_RESET
1: Last reset was via a software reset
0
WD_RESET
1: Last reset was via a watchdog
PLL_STAT_REG
R/W
Addr.: 0x4000_2614
Default: 0x0007_0005
Description
Status register for PLL of ERTEC 400 and interrupt control for FIQ3
Bit No.
Name
Description
31..19
----
Reserved
18
INT_MASK_QVZ_PCI
_SLAVE
Interrupt masking for INT_QVZ_PCI_SLAVE_STATE
0: Interrupt is enabled
1: Interrupt is masked
Read/write accessible
17
INT_MASK_LOSS
Interrupt masking for INT_LOSS_STATE
0: Interrupt is enabled
1: Interrupt is masked
Read/write accessible
16
INT_MASK_LOCK
Interrupt masking for INT_LOCK_STATE
0: Interrupt is enabled
1: Interrupt is masked
Read/write accessible
15..6
----
Reserved
5
INT_QVZ_EMIF_
STATE
Interrupt timeout on EMIF:
0: Interrupt request is inactive
1: Interrupt request is active
Read access only;
This bit represents the value of Bit 7 of EMIF register Extended_Config.