...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
353
www.silabs.com
Bit
Name
Reset
Access
Description
7:6
DACCH0OUT
0x0
RW
DAC channel 0 output mode
Value
Mode
Description
0
DISABLE
DAC CH0 output to pin and ACMP/ADC disabled
1
PIN
DAC CH0 output to pin enabled, output to ADC and ACMP disabled
2
ADCACMP
DAC CH0 output to pin disabled, output to ADC and ACMP enabled
3
PINADCACMP
DAC CH0 output to pin, ADC, and ACMP enabled.
5:4
DACCH1CONV
0x0
RW
DAC channel 1 conversion mode
Value
Mode
Description
0
DISABLE
LESENSE does not control DAC CH1.
1
CONTINUOUS
DAC channel 1 is driven in continuous mode.
2
SAMPLEHOLD
DAC channel 1 is driven in sample hold mode.
3
SAMPLEOFF
DAC channel 1 is driven in sample off mode.
3:2
DACCH0CONV
0x0
RW
DAC channel 0 conversion mode
Value
Mode
Description
0
DISABLE
LESENSE does not control DAC CH0.
1
CONTINUOUS
DAC channel 0 is driven in continuous mode.
2
SAMPLEHOLD
DAC channel 0 is driven in sample hold mode.
3
SAMPLEOFF
DAC channel 0 is driven in sample off mode.
1
DACCH1DATA
0
RW
DAC CH1 data selection.
Configure DAC data control.
Value
Mode
Description
0
DACDATA
DAC data is defined by CH1DATA in the DAC interface.
1
ACMPTHRES
DAC data is defined by ACMPTHRES in CHx_INTERACT.
0
DACCH0DATA
0
RW
DAC CH0 data selection.
Value
Mode
Description
0
DACDATA
DAC data is defined by CH0DATA in the DAC interface.
1
ACMPTHRES
DAC data is defined by ACMPTHRES in CHx_INTERACT.
21.5.4 LESENSE_DECCTRL - Decoder control Register (Async Reg)
For more information about Asynchronous Registers please see Section 5.3 (p. 20) .
Offset
Bit Position
0x00C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0x0
0x0
0x0
0
0
0
0
0
0
0
0
0
Access
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
24:22
PRSSEL3
0x0
RW
Select PRS input for bit 3 of the LESENSE decoder
Summary of Contents for EFM32TG
Page 543: ......