...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
539
www.silabs.com
List of Tables
2.1. Register Access Types ............................................................................................................................ 3
3.1. Energy Mode Description ......................................................................................................................... 8
3.2. EFM32TG Microcontroller Series ............................................................................................................... 8
3.3. Minor Revision Number Interpretation ....................................................................................................... 10
4.1. Interrupt Request Lines (IRQ) .................................................................................................................. 12
5.1. Memory System Core Peripherals ............................................................................................................ 17
5.2. Memory System Low Energy Peripherals ................................................................................................... 18
5.3. Memory System Peripherals .................................................................................................................... 19
5.4. Device Information Page Contents ........................................................................................................... 23
7.1. MSC Flash Memory Mapping .................................................................................................................. 32
7.2. Lock Bits Page Structure ........................................................................................................................ 32
8.1. AHB bus transfer arbitration interval ......................................................................................................... 49
8.2. DMA channel priority ............................................................................................................................. 49
8.3. DMA cycle types ................................................................................................................................... 51
8.4. channel_cfg for a primary data structure, in memory scatter-gather mode ......................................................... 54
8.5. channel_cfg for a primary data structure, in peripheral scatter-gather mode ...................................................... 56
8.6. Address bit settings for the channel control data structure ............................................................................. 59
8.7. src_data_end_ptr bit assignments ............................................................................................................ 60
8.8. dst_data_end_ptr bit assignments ............................................................................................................ 61
8.9. channel_cfg bit assignments ................................................................................................................... 61
8.10. DMA cycle of six words using a word increment ........................................................................................ 64
8.11. DMA cycle of 12 bytes using a halfword increment .................................................................................... 65
9.1. RMU Reset Cause Register Interpretation ................................................................................................. 87
10.1. EMU Energy Mode Overview ................................................................................................................. 94
10.2. EMU Entering a Low Energy Mode ......................................................................................................... 95
10.3. EMU Wakeup Triggers from Low Energy Modes ....................................................................................... 96
13.1. Reflex Producers ............................................................................................................................... 137
13.2. Reflex Consumers ............................................................................................................................. 138
14.1. I
2
2
C Addresses ................................................................................................................ 148
2
C High and Low Periods for Low CLKDIV ............................................................................................ 150
2
C Clock Mode ................................................................................................................................. 151
2
C Interactions in Prioritized Order ....................................................................................................... 154
2
C Master Transmitter ........................................................................................................................ 156
2
C Master Receiver ........................................................................................................................... 158
2
C STATE Values ............................................................................................................................. 159
2
C Transmission Status ...................................................................................................................... 159
2
C Slave Transmitter ......................................................................................................................... 162
2
C - Slave Receiver ......................................................................................................................... 163
2
C Bus Error Response .................................................................................................................... 164
15.1. USART Asynchronous vs. Synchronous Mode ........................................................................................ 181
15.2. USART Pin Usage ............................................................................................................................. 181
15.3. USART Data Bits ............................................................................................................................... 182
15.4. USART Stop Bits ............................................................................................................................... 182
15.5. USART Parity Bits ............................................................................................................................. 183
15.6. USART Oversampling ......................................................................................................................... 183
15.7. USART Baud Rates @ 4MHz Peripheral Clock ....................................................................................... 184
15.8. USART SPI Modes ............................................................................................................................ 196
15.9. USART I2S Modes ............................................................................................................................ 199
15.10. USART IrDA Pulse Widths ................................................................................................................. 204
16.1. LEUART Parity Bit ............................................................................................................................. 227
16.2. LEUART Baud Rates ......................................................................................................................... 228
17.1. TIMER Counter Response in X2 Decoding Mode ..................................................................................... 257
17.2. TIMER Counter Response in X4 Decoding Mode ..................................................................................... 257
17.3. TIMER Events ................................................................................................................................... 265
18.1. RTC Resolution Vs Overflow ............................................................................................................... 287
19.1. LETIMER Repeat Modes ..................................................................................................................... 296
19.2. LETIMER Underflow Output Actions ...................................................................................................... 301
20.1. PCNT QUAD Mode Counter Control Function ......................................................................................... 320
21.1. LESENSE scan configuration selection .................................................................................................. 334
21.2. LESENSE excitation pin mapping ......................................................................................................... 336
21.3. LESENSE decoder configuration .......................................................................................................... 346
21.4. LESENSE decoder configuration .......................................................................................................... 347
22.1. Bias Configuration .............................................................................................................................. 380
23.1. Bias Configuration .............................................................................................................................. 390
24.1. ADC Single Ended Conversion ............................................................................................................. 404
24.2. ADC Differential Conversion ................................................................................................................ 405
24.3. Oversampling Result Shifting and Resolution .......................................................................................... 405
24.4. ADC Results Representation ................................................................................................................ 406
24.5. Calibration Register Effect ................................................................................................................... 407
26.1. General Opamp Mode Configuration ..................................................................................................... 446
26.2. Voltage Follower Unity Gain Configuration .............................................................................................. 446
Summary of Contents for EFM32TG
Page 543: ......