...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
372
www.silabs.com
Bit
Name
Reset
Access
Description
21.5.23 LESENSE_POWERDOWN - LESENSE RAM power-down register
(Async Reg)
For more information about Asynchronous Registers please see Section 5.3 (p. 20) .
Offset
Bit Position
0x058
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
Access
RW
Name
Bit
Name
Reset
Access
Description
31:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
0
RAM
0
RW
LESENSE RAM power-down
Shut off power to the LESENSE RAM. Once it is powered down, it cannot be powered up again
21.5.24 LESENSE_STx_TCONFA - State transition configuration A (Async
Reg)
For more information about Asynchronous Registers please see Section 5.3 (p. 20) .
Offset
Bit Position
0x200
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
X
X
0xX
0xX
0xX
0xX
Access
RW
RW
RW
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:19
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
18
CHAIN
X
RW
Enable state descriptor chaining
When set, descriptor in the next location will also be evaluated
17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
16
SETIF
X
RW
Set interrupt flag enable
Set interrupt flag when sensor state equals COMP
15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
14:12
PRSACT
0xX
RW
Configure transition action
Configure which action to perform when sensor state equals COMP
DECCTRL_PRSCNT = 0
Mode
Value
Description
NONE
0
No PRS pulses generated
PRS0
1
Generate pulse on LESPRS0
Summary of Contents for EFM32TG
Page 543: ......