...the world's most energy friendly microcontrollers
2014-07-02 - Tiny Gecko Family - d0034_Rev1.20
90
www.silabs.com
Bit
Name
Reset
Access
Description
7
EM4RST
0
R
EM4 Reset
Set if the system has been in EM4. Must be cleared by software. Please see Table 9.1 (p. 87) for details on how to interpret this bit.
6
SYSREQRST
0
R
System Request Reset
Set if a system request reset has been performed. Must be cleared by software. Please see Table 9.1 (p. 87) for details on how
to interpret this bit.
5
LOCKUPRST
0
R
LOCKUP Reset
Set if a LOCKUP reset has been requested. Must be cleared by software. Please see Table 9.1 (p. 87) for details on how to interpret
this bit.
4
WDOGRST
0
R
Watchdog Reset
Set if a watchdog reset has been performed. Must be cleared by software. Please see Table 9.1 (p. 87) for details on how to interpret
this bit.
3
EXTRST
0
R
External Pin Reset
Set if an external pin reset has been performed. Must be cleared by software. Please see Table 9.1 (p. 87) for details on how to
interpret this bit.
2
BODREGRST
0
R
Brown Out Detector Regulated Domain Reset
Set if a regulated domain brown out detector reset has been performed. Must be cleared by software. Please see Table 9.1 (p. 87)
for details on how to interpret this bit.
1
BODUNREGRST
0
R
Brown Out Detector Unregulated Domain Reset
Set if a unregulated domain brown out detector reset has been performed. Must be cleared by software. Please see Table 9.1 (p.
87) for details on how to interpret this bit.
0
PORST
0
R
Power On Reset
Set if a power on reset has been performed. Must be cleared by software. Please see Table 9.1 (p. 87) for details on how to interpret
this bit.
9.5.3 RMU_CMD - Command Register
Offset
Bit Position
0x008
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
Access
W1
Name
Bit
Name
Reset
Access
Description
31:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
0
RCCLR
0
W1
Reset Cause Clear
Set this bit to clear the LOCKUPRST and SYSREQRST bits in the RMU_RSTCAUSE register. Use the HRCCLR bit in the
EMU_AUXCTRL register to clear the remaining bits.
Summary of Contents for EFM32TG
Page 543: ......