18.4.3 EMI0TC: External Memory Timing Control
Bit
7
6
5
4
3
2
1
0
Name
ASETUP
PWIDTH
AHOLD
Access
RW
RW
RW
Reset
0x3
0xF
0x3
SFR Page = 0x0; SFR Address: 0xAF
Bit
Name
Reset
Access
Description
7:6
ASETUP
0x3
RW
EMIF Address Setup Time.
Value
Name
Description
0x0
0_CLOCKS
Address setup time = 0 SYSCLK cycles.
0x1
1_CLOCK
Address setup time = 1 SYSCLK cycle.
0x2
2_CLOCKS
Address setup time = 2 SYSCLK cycles.
0x3
3_CLOCKS
Address setup time = 3 SYSCLK cycles.
5:2
PWIDTH
0xF
RW
EMIF <overline>WR</overline> and <overline>RD</overline> Pulse-Width Con-
trol.
Value
Name
Description
0x0
1_CLOCK
/WR and /RD pulse width is 1 SYSCLK cycle.
0x1
2_CLOCKS
/WR and /RD pulse width is 2 SYSCLK cycles.
0x2
3_CLOCKS
/WR and /RD pulse width is 3 SYSCLK cycles.
0x3
4_CLOCKS
/WR and /RD pulse width is 4 SYSCLK cycles.
0x4
5_CLOCKS
/WR and /RD pulse width is 5 SYSCLK cycles.
0x5
6_CLOCKS
/WR and /RD pulse width is 6 SYSCLK cycles.
0x6
7_CLOCKS
/WR and /RD pulse width is 7 SYSCLK cycles.
0x7
8_CLOCKS
/WR and /RD pulse width is 8 SYSCLK cycles.
0x8
9_CLOCKS
/WR and /RD pulse width is 9 SYSCLK cycles.
0x9
10_CLOCKS
/WR and /RD pulse width is 10 SYSCLK cycles.
0xA
11_CLOCKS
/WR and /RD pulse width is 11 SYSCLK cycles.
0xB
12_CLOCKS
/WR and /RD pulse width is 12 SYSCLK cycles.
0xC
13_CLOCKS
/WR and /RD pulse width is 13 SYSCLK cycles.
0xD
14_CLOCKS
/WR and /RD pulse width is 14 SYSCLK cycles.
0xE
15_CLOCKS
/WR and /RD pulse width is 15 SYSCLK cycles.
0xF
16_CLOCKS
/WR and /RD pulse width is 16 SYSCLK cycles.
1:0
AHOLD
0x3
RW
EMIF Address Hold Time.
Value
Name
Description
0x0
0_CLOCKS
Address hold time = 0 SYSCLK cycles.
0x1
1_CLOCK
Address hold time = 1 SYSCLK cycle.
0x2
2_CLOCKS
Address hold time = 2 SYSCLK cycles.
EFM8SB2 Reference Manual
External Memory Interface (EMIF0)
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 0.1 | 205