...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
169
www.silabs.com
13.4 Register Map
The offset register address is relative to the registers base address.
Offset
Name
Type
Description
0x000
PRS_SWPULSE
W1
Software Pulse Register
0x004
PRS_SWLEVEL
RW
Software Level Register
0x008
PRS_ROUTE
RW
I/O Routing Register
0x010
PRS_CH0_CTRL
RW
Channel Control Register
...
PRS_CHx_CTRL
RW
Channel Control Register
0x03C
PRS_CH11_CTRL
RW
Channel Control Register
13.5 Register Description
13.5.1 PRS_SWPULSE - Software Pulse Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Access
W1
W1
W1
W1
W1
W1
W1
W1
W1
W1
W1
W1
Name
CH11PULSE
CH10PULSE
CH9PULSE
CH8PULSE
CH7PULSE
CH6PULSE
CH5PULSE
CH4PULSE
CH3PULSE
CH2PULSE
CH1PULSE
CH0PULSE
Bit
Name
Reset
Access
Description
31:12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
11
CH11PULSE
0
W1
Channel 11 Pulse Generation
See bit 0.
10
CH10PULSE
0
W1
Channel 10 Pulse Generation
See bit 0.
9
CH9PULSE
0
W1
Channel 9 Pulse Generation
See bit 0.
8
CH8PULSE
0
W1
Channel 8 Pulse Generation
See bit 0.
7
CH7PULSE
0
W1
Channel 7 Pulse Generation
See bit 0.
6
CH6PULSE
0
W1
Channel 6 Pulse Generation
See bit 0.
5
CH5PULSE
0
W1
Channel 5 Pulse Generation
See bit 0.
4
CH4PULSE
0
W1
Channel 4 Pulse Generation
See bit 0.
3
CH3PULSE
0
W1
Channel 3 Pulse Generation
See bit 0.
2
CH2PULSE
0
W1
Channel 2 Pulse Generation
See bit 0.
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......