...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
406
www.silabs.com
15.6.67 USB_DOEPx_DMAADDR - Device OUT Endpoint x+1 DMA Address
Register
Offset
Bit Position
0x3CB34
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0xXXXXXXXX
Access
RW
Name
DMAADDR
Bit
Name
Reset
Access
Description
31:0
DMAADDR
0xXXXXXXXX
RW
DMA Address
Holds the start address of the external memory for storing endpoint data. For control endpoints, this field stores control OUT data
packets as well as SETUP transaction data packets. When more than three SETUP packets are received back-to-back, the SETUP
data packet in the memory is overwritten. This register is incremented on every AHB transaction. The application can give only a
DWORD-aligned address. The data for this register field is stored in RAM. Thus, the reset value is undefined (X).
15.6.68 USB_PCGCCTL - Power and Clock Gating Control Register
This register is available in Host and Device modes. The application use this register to control the core's
power-down and clock gating features.
Offset
Bit Position
0x3CE00
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
Access
R
R
RW
RW
RW
RW
Name
RESETAFTERSUSP
PHYSLEEP
RSTPDWNMODULE
PWRCLMP
GATEHCLK
STOPPCLK
Bit
Name
Reset
Access
Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
8
RESETAFTERSUSP
0
R
Reset after suspend
When exiting EM2, this bit needs to be set in host mode before clamp is removed if the host needs to issue reset after suspend. If
this bit is not set, then the host issues resume after suspend. This bit is not applicable in device mode and when EM2 is not used.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
6
PHYSLEEP
0
R
PHY In Sleep
Indicates that the PHY is in Sleep State.
5:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
3
RSTPDWNMODULE
0
RW
Reset Power-Down Modules
The application sets this bit to reset the part of the USB that is powered down during EM2. The application clears this bit to release
reset after an waking up from EM2 when the PHY clock is back at 48/6 MHz. Accessing core registers is possible only when this
bit is set to 0.
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......