...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
513
www.silabs.com
Bit
Name
Reset
Access
Description
31:15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
14:3
DIV
0x000
RW
Fractional Clock Divider
Specifies the fractional clock divider for the LEUART.
2:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
19.5.5 LEUARTn_STARTFRAME - Start Frame Register (Async Reg)
For more information about Asynchronous Registers please see Section 5.3 (p. 20) .
Offset
Bit Position
0x010
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x000
Access
RW
Name
STARTFRAME
Bit
Name
Reset
Access
Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
8:0
STARTFRAME
0x000
RW
Start Frame
When a frame matching STARTFRAME is detected by the receiver, STARTF interrupt flag is set, and if SFUBRX is set, RXBLOCK
is cleared. The start-frame is be loaded into the RX buffer.
19.5.6 LEUARTn_SIGFRAME - Signal Frame Register (Async Reg)
For more information about Asynchronous Registers please see Section 5.3 (p. 20) .
Offset
Bit Position
0x014
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x000
Access
RW
Name
SIGFRAME
Bit
Name
Reset
Access
Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
8:0
SIGFRAME
0x000
RW
Signal Frame
When a frame matching SIGFRAME is detected by the receiver, SIGF interrupt flag is set.
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......