...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
841
www.silabs.com
List of Equations
5.1. Memory SRAM Area Set/Clear Bit ............................................................................................................ 17
5.2. Memory Peripheral Area Bit Modification ................................................................................................... 18
5.3. Memory Wait Cycles with Clock Equal or Faster than HFCORECLK ............................................................... 20
5.4. Memory Wait Cycles with Clock Slower than CPU ....................................................................................... 20
12.1. WDOG Timeout Equation .................................................................................................................... 160
14.1. EBI TFT Total Width .......................................................................................................................... 200
14.2. EBI TFT Total Height ......................................................................................................................... 200
14.3. EBI Alpha Blending Equation ............................................................................................................... 205
14.4. EBI In-place Alpha Blending into External Memory ................................................................................... 206
14.5. EBI Alpha Blending into External Memory with Background Color1 from Register ........................................... 206
14.6. EBI Internal Alpha Blending from Registers into Register ........................................................................... 206
16.1. I
2
C Pull-up Resistor Equation ............................................................................................................... 416
16.2. I
2
C Maximum Transmission Rate .......................................................................................................... 420
16.3. I
2
C High and Low Cycles Equations ...................................................................................................... 420
16.4. Maximum Data Hold Time ................................................................................................................... 420
17.1. USART Baud Rate ............................................................................................................................. 453
17.2. USART Desired Baud Rate ................................................................................................................. 453
17.3. USART Synchronous Mode Bit Rate ..................................................................................................... 466
17.4. USART Synchronous Mode Clock Division Factor .................................................................................... 466
19.1. LEUART Baud Rate Equation .............................................................................................................. 500
19.2. LEUART CLKDIV Equation .................................................................................................................. 500
19.3. LEUART Optimal Sampling Point .......................................................................................................... 504
19.4. LEUART Actual Sampling Point ............................................................................................................ 504
20.1. TIMER Rotational Position Equation ...................................................................................................... 529
20.2. TIMER Up-count Frequency Generation Equation .................................................................................... 534
20.3. TIMER Up-count PWM Resolution Equation ............................................................................................ 534
20.4. TIMER Up-count PWM Frequency Equation ............................................................................................ 534
20.5. TIMER Up-count Duty Cycle Equation ................................................................................................... 535
20.6. TIMER 2x PWM Resolution Equation .................................................................................................... 535
20.7. TIMER 2x Mode PWM Frequency Equation( Up-count) ............................................................................. 535
20.8. TIMER 2x Mode Duty Cycle Equation .................................................................................................... 535
20.9. TIMER Up/Down-count PWM Resolution Equation ................................................................................... 536
20.10. TIMER Up/Down-count PWM Frequency Equation .................................................................................. 536
20.11. TIMER Up/Down-count Duty Cycle Equation ......................................................................................... 536
20.12. TIMER 2x PWM Resolution Equation ................................................................................................... 536
20.13. TIMER 2x Mode PWM Frequency Equation( Up/Down-count) ................................................................... 537
20.14. TIMER 2x Mode Duty Cycle Equation .................................................................................................. 537
21.1. RTC Frequency Equation .................................................................................................................... 562
22.1. BURTC Frequency Equation ................................................................................................................ 571
22.2. Low power mode compare match resolution ........................................................................................... 572
23.1. LETIMER Clock Frequency .................................................................................................................. 591
24.1. Absolute position with hysteresis and even TOP value .............................................................................. 611
24.2. Absolute position with hysteresis and odd TOP value ............................................................................... 611
25.1. Scan frequency ................................................................................................................................. 626
26.1. V
DD
Scaled ....................................................................................................................................... 672
27.1. VCMP V
DD
Trigger Level .................................................................................................................... 682
28.1. ADC Total Conversion Time (in ADC_CLK cycles) Per Output .................................................................... 690
28.2. ADC Temperature Measurement .......................................................................................................... 693
29.1. DAC Clock Prescaling ........................................................................................................................ 714
29.2. DAC Single Ended Output Voltage ........................................................................................................ 715
29.3. DAC Differential Output Voltage ........................................................................................................... 715
29.4. DAC Sine Generation ......................................................................................................................... 716
33.1. LCD Frame rate Calculation ................................................................................................................ 800
33.2. LCD Event Frequency Equation ............................................................................................................ 802
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......