Rev. 1.10
114
November 26, 2019
Rev. 1.10
115
November 26, 2019
HT68FB240
USB Low Speed Flash MCU
Bit 1
TX:
data writing to FIFO status indication flag
0: data writing finished
1: data writing to FIFO
To represent the direction and transition end MCU access. When set to logic 1, the
MCU desires to write data to the FIFO. After finishing, this bit must be set to logic 0
before terminating request to represent transition end. For an MCU read operation, this
bit must be set to logic 0 and set to logic 1 after finishing.
Bit 0
REQUEST:
Desired FIFO request status indication flag
0: no request
1: request
After setting the status of the desired one, FIFO can be requested by setting this bit
high.After finishing, this bit must be set low.
UFEN Register
Bit
7
6
5
4
3
2
1
0
Name
—
SETO2
SETO1
—
—
SETI2
SETI1
DATATG
R/W
—
R/W
R/W
—
—
R/W
R/W
R/W
POR
—
0
0
—
—
0
0
0
Bit 7
Unimplemented, read as "0"
Bit 6
SETO2:
EP2 output FIFO control bit
0: disable
1: enable
Bit 5
SETO1:
EP1 output FIFO control bit
0: disable
1: enable
Bit 4~3 U
nimplemented, read as "0"
Bit 2
SETI2:
EP2 input FIFO control bit
0: disable
1: enable
Bit 1
SETI1:
EP1 input FIFO control bit
0: disable
1: enable
Bit 0
DATATG:
DATA token toggle bit
0: low
1: high
Note: This register will be reset only by power-on reset.
USB endpoint accessing registers
Register
Name
Bit
7
6
5
4
3
2
1
0
FIFO0
D7
D6
D5
D4
D3
D2
D1
D0
FIFO1
D7
D6
D5
D4
D3
D2
D1
D0
FIFO2
D7
D6
D5
D4
D3
D2
D1
D0
URDCT Register
Bit
7
6
5
4
3
2
1
0
Name
URDCT7 URDCT6 URDCT5 URDCT4 URDCT3 URDCT2 URDCT1 URDCT0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
x
x
x
x
x
x
x
x
"x" unknown
Bit 7~0
URDCT7~URDCT0:
U
sed for counting the received data size of USB Setup or OUT
token packets