14. Register Descriptions > PCIe Capability Registers
182
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
14.6.5
PCIe Link Control Register
This register defines bytes 16 to 17 of the PCIe capability option.
Register name: PCIE_LNK_CSR
Reset value: 0x0011_0000
Register offset: 0x0D0
Bits
7
6
5
4
3
2
1
0
31:24
Reserved
DLL_LNK_
ACT
SLT_CLK_
CONFIG
Reserved
NEG_LNK_WIDTH
23:16
NEG_LNK_WIDTH
LNK_SPEED
15:08
Reserved
07:00
E_SYNC
COM_CLK
RETRAIN
LNK_DIS
RCB
Reserved
ASPM_CTL
Bits
Name
Description
Type
Reset value
31:30
Reserved
Reserved
R
00
29
DLL_LNK_ACT
Data Link Layer Active. This bit indicates the status of the
Data Link Control and Management State Machine. This bit
is hardwired to 0.
R
0
28
SLT_CLK_CONFIG
Slot Clock Configuration. This bit indicates the PEB383 uses
the same physical reference clock that the platform provides
on the connector.
This bit can be loaded from the serial EEPROM as part of
the PCB configuration information.
R
0
27:26
Reserved
Reserved
R
0
25:20
NEG_LNK_WIDTH
Negotiated Link Width. This field indicates the negotiated
width of the PCIe Link.
000001 = x1 lane
R
0x01
19:16
LNK_SPEED
Link Speed. This field indicates the negotiated Link Speed of
the PCIe Link.
0001 = 2.5-Gbps PCIe Link
R
0x1
15:8
Reserved
Reserved
R
0x00
7
E_SYNC
PCIe Extended Synchronization
This field is normally only used when attempting to capture
the PCIe link on an analyzer since it allows the
synchronization cycle to be extended allowing the analyzer
to synchronize to the link.
0 = Normal operation.
1 = Enable extended synchronization
R/W
0