XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-196
V2.1, 2008-08
SCU, V1.13
6.9.3.5
Registers INTNP0 and INPNP1
These registers contain the control for the interrupt node pointers of all interrupt request
trigger sources of the SCU.
INTNP0
Interrupt Node Pointer 0 Register
SFR (FE86
H
/43
H
)
Reset Value: 4444
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WU
WUT
PVC12
PVC11
PVCM2
PVCM1
SWD2
SWD1
rw
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
SWD1
[1:0]
rw
Interrupt Node Pointer for SWD 1 Interrupts
This bit field defines the interrupt node, which is requested due
to the set condition for bit INTSTAT.SWDI1 (if enabled by bit
INTDIS.SWDI1).
00
B
Interrupt node 6C
H
is selected
01
B
Interrupt node 6B
H
is selected
10
B
Reserved, do not use this combination
11
B
Reserved, do not use this combination
SWD2
[3:2]
rw
Interrupt Node Pointer for SWD 2 Interrupts
This bit field defines the interrupt node, which is requested due
to the set condition for bit INTSTAT.SWDI2 (if enabled by bit
INTDIS.SWDI2).
00
B
Interrupt node 6C
H
is selected
01
B
Interrupt node 6B
H
is selected
10
B
Reserved, do not use this combination
11
B
Reserved, do not use this combination
PVCM1
[5:4]
rw
Interrupt Node Pointer for PVC_M 1 Interrupts
This bit field defines the interrupt node, which is requested due
to the set condition for bit INTSTAT.PCVMI1 (if enabled by bit
INTDIS.PVCMI1).
00
B
Interrupt node 6C
H
is selected
01
B
Interrupt node 6B
H
is selected
10
B
Reserved, do not use this combination
11
B
Reserved, do not use this combination