Introduction
ARM DDI 0500D
Copyright © 2013-2014 ARM. All rights reserved.
1-7
ID021414
Non-Confidential
1.5
Implementation options
Table 1-1
lists the implementation options at build time for the Cortex-A53 processor.
Note
•
The L1 duplicate tags in the SCU are protected by the CPU cache protection.
•
There is no option to implement floating-point without Advanced SIMD.
•
There is no option to implement the Cryptography Extension without the Advanced
SIMD and Floating-point Extension.
Table 1-1 Cortex-A53 processor implementation options
Feature
Range of options
Number of cores
Up to four cores.
L1 Instruction cache size
•
8K.
•
16K.
•
32K.
•
64K.
L1 Data cache size
•
8K.
•
16K.
•
32K.
•
64K.
L2 cache
Included or not.
L2 cache size
•
128K.
•
256K.
•
512K.
•
1024K.
•
2048K.
L2 data RAM input latency
•
1 cycle.
•
2 cycles.
L2 data RAM output latency
•
2 cycles.
•
3 cycles.
SCU-L2 cache protection
Included or not.
Advanced SIMD and Floating-point Extension
Included or not.
Cryptography Extension
Included or not.
CPU cache protection
a
a. Not implemented if the L2 cache is implemented and SCU-L2 cache protection
is not implemented.
Included or not.
AMBA 5 CHI or AMBA 4 ACE interface
•
AMBA 5 CHI.
•
AMBA 4 ACE.
Accelerator Coherency Port
(ACP)
b
b. Not implemented if the Cortex-A53 processor does not include an L2 cache.
Included or not.
v7 or v8 Debug memory map
•
v8 Debug memory map.
•
v7 Debug memory map.