Embedded Trace Macrocell
ARM DDI 0500D
Copyright © 2013-2014 ARM. All rights reserved.
13-57
ID021414
Non-Confidential
Figure 13-52 TRCITIDATAR bit assignments
Table 13-53
shows the TRCITIDATAR bit assignments.
The TRCITIDATAR can be accessed through the internal memory-mapped interface and the
external debug interface, offset
0xEEC
.
31
1 0
RES
0
ATDATAM[31]
2
3
4
5
ATDATAM[23]
ATDATAM[15]
ATDATAM[7]
ATDATAM[0]
Table 13-53 TRCITIDATAR bit assignments
Bits
Name
Function
[31:5]
-
Reserved,
RES
0
[4]
ATDATAM[31]
Drives the
ATDATAM[31]
output
a
a. When a bit is set to 0, the corresponding output pin is LOW.
When a bit is set to 1, the corresponding output pin is HIGH.
The TRCITDDATAR bit values correspond to the physical
state of the output pins.
[3]
ATDATAM[23]
Drives the
ATDATAM[23]
output
a
[2]
ATDATAM[15]
Drives the
ATDATAM[15]
output
a
[1]
ATDATAM[7]
Drives the
ATDATAM[7]
output
a
[0]
ATDATAM[0]
Drives the
ATDATAM[0]
output
a