74
DS726PP2
CS4525
only be changed while all modulators and associated logic are in the power-down state (the PDnAll bit is
set). Attempts to write these bits while the PDnAll bit is cleared will be ignored. See
for more information.
9.5
Foldback and Ramp Configuration (Address 05h)
9.5.1
Select VP Level (SelectVP)
Default = 1
Function:
Adjusts the PWM modulation index to maximize output power for applications with a nominal VP voltage
of less than or equal to 14 V. This bit must remain set for applications with a nominal VP voltage greater
than 14 V.
9.5.2
Enable Thermal Foldback (EnTherm)
Default = 0
Function:
Enables the thermal foldback feature. See
9.5.3
Lock Foldback Adjust (LockAdj)
Default = 0
Function:
Controls the operation of the foldback lock adjustment feature. See
more information.
OutputDly[3:0] Setting
Output Delay in Input Clock Source Cycles
0000 .................................... 0 - No Delay
0001 .................................... 1
0010 .................................... 2
....................................
1000 .................................... 8
....................................
1111 ..................................... 15 - Max Delay
7
6
5
4
3
2
1
0
SelectVP
EnTherm
LockAdj
AttackDly1
AttackDly0
EnFloor
RmpSpeed1
RmpSpeed0
SelectVP Setting
Selected VP Level
0 .......................................... VP
≤
14 Volts
1 .......................................... VP
>
14 Volts.
EnTherm Setting
Thermal Foldback State
0 .......................................... Disabled.
1 .......................................... Enabled.
LockAdj Setting
Foldback Adjustment Lock State
0 .......................................... Attenuation lock disabled.
1 .......................................... Attenuation lock enabled.