...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
121
www.silabs.com
Bit
Name
Reset
Access
Description
Value
Mode
Description
1
PCNT0S0
External pin PCNT0_S0 is clocking PCNT0.
0
PCNT0CLKEN
0
RW
PCNT0 Clock Enable
This bit enables/disables the clock to the PCNT.
Value
Description
0
PCNT0 is disabled.
1
PCNT0 is enabled.
11.5.26 CMU_LCDCTRL - LCD Control Register
Offset
Bit Position
0x07C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x2
0
0x0
Access
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
6:4
VBFDIV
0x2
RW
Voltage Boost Frequency Division
These bits control the voltage boost update frequency division.
Value
Mode
Description
0
DIV1
Voltage Boost update Frequency = LFACLK.
1
DIV2
Voltage Boost update Frequency = LFACLK/2.
2
DIV4
Voltage Boost update Frequency = LFACLK/4.
3
DIV8
Voltage Boost update Frequency = LFACLK/8.
4
DIV16
Voltage Boost update Frequency = LFACLK/16.
5
DIV32
Voltage Boost update Frequency = LFACLK/32.
6
DIV64
Voltage Boost update Frequency = LFACLK/64.
7
DIV128
Voltage Boost update Frequency = LFACLK/128.
3
VBOOSTEN
0
RW
Voltage Boost Enable
This bit enables/disables the VBOOST function.
2:0
FDIV
0x0
RW
Frame Rate Control
These bits controls the framerate according to this formula: LFACLK
LCD
= LFACLK
LCDpre
/ (1 + FDIV). Do not change this value while
the LCD bit in CMU_LFACLKEN0 is set to 1.
11.5.27 CMU_ROUTE - I/O Routing Register
Offset
Bit Position
0x080
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
Access
RW
RW
RW
Name
Summary of Contents for EFM32G
Page 505: ......