...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
195
www.silabs.com
15.4 Register Map
The offset register address is relative to the registers base address.
Offset
Name
Type
Description
RW
W1
R
R
RW
RW
RW
R
R
Receive Buffer Data Peek Register
W
R
W1
W1
RW
RW
15.5 Register Description
15.5.1 I2Cn_CTRL - Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0x0
0x0
0
0
0
0
0
0
0
Access
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31:19
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
18:16
CLTO
0x0
RW
Clock Low Timeout
Use to generate a timeout when CLK has been low for the given amount of time. Wraps around and continues counting when the
timeout is reached.
Value
Mode
Description
0
OFF
Timeout disabled
1
40PCC
Timeout after 40 prescaled clock cycles. In standard mode at 100 kHz, this results in
a 50us timeout.
2
80PCC
Timeout after 80 prescaled clock cycles. In standard mode at 100 kHz, this results in
a 100us timeout.
3
160PCC
Timeout after 160 prescaled clock cycles. In standard mode at 100 kHz, this results
in a 200us timeout.
4
320PPC
Timeout after 320 prescaled clock cycles. In standard mode at 100 kHz, this results
in a 400us timeout.
5
1024PPC
Timeout after 1024 prescaled clock cycles. In standard mode at 100 kHz, this results
in a 1280us timeout.
15
GIBITO
0
RW
Go Idle on Bus Idle Timeout
Summary of Contents for EFM32G
Page 505: ......