...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
240
www.silabs.com
Bit
Name
Reset
Access
Description
31:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
7:0
TXDATA
0x00
W
TX Data
This frame will be added to TX buffer. Only 8 LSB can be written using this register. 9th bit and control bits will be cleared.
16.5.15 USARTn_TXDOUBLEX - TX Buffer Double Data Extended Register
Offset
Bit Position
0x038
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0x000
0
0
0
0
0
0x000
Access
W
W
W
W
W
W
W
W
W
W
W
W
Name
Bit
Name
Reset
Access
Description
31
RXENAT1
0
W
Enable RX After Transmission
Set to enable reception after transmission.
30
TXDISAT1
0
W
Clear TXEN After Transmission
Set to disable transmitter and release data bus directly after transmission.
29
TXBREAK1
0
W
Transmit Data As Break
Set to send data as a break. Recipient will see a framing error or a break condition depending on its configuration and the value
of USARTn_WDATA.
28
TXTRIAT1
0
W
Set TXTRI After Transmission
Set to tristate transmitter by setting TXTRI after transmission.
27
UBRXAT1
0
W
Unblock RX After Transmission
Set clear RXBLOCK after transmission, unblocking the receiver.
26:25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
24:16
TXDATA1
0x000
W
TX Data
Second frame to write to FIFO.
15
RXENAT0
0
W
Enable RX After Transmission
Set to enable reception after transmission.
14
TXDISAT0
0
W
Clear TXEN After Transmission
Set to disable transmitter and release data bus directly after transmission.
13
TXBREAK0
0
W
Transmit Data As Break
Set to send data as a break. Recipient will see a framing error or a break condition depending on its configuration and the value
of WDATA.
12
TXTRIAT0
0
W
Set TXTRI After Transmission
Set to tristate transmitter by setting TXTRI after transmission.
11
UBRXAT0
0
W
Unblock RX After Transmission
Set clear RXBLOCK after transmission, unblocking the receiver.
10:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
8:0
TXDATA0
0x000
W
TX Data
First frame to write to buffer.
Summary of Contents for EFM32G
Page 505: ......