...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
504
www.silabs.com
List of Equations
5.1. Memory SRAM Area Set/Clear Bit ............................................................................................................ 16
5.2. Memory Peripheral Area Bit Modification ................................................................................................... 17
5.3. Memory Wait Cycles with Clock Equal or Faster than HFCORECLK ............................................................... 20
5.4. Memory Wait Cycles with Clock Slower than CPU ....................................................................................... 20
12.1. WDOG Timeout Equation .................................................................................................................... 124
15.1. I
2
C Pull-up Resistor Equation ............................................................................................................... 174
2
C Maximum Transmission Rate .......................................................................................................... 178
2
C High and Low Cycles Equations ...................................................................................................... 178
15.4. Maximum Data Hold Time ................................................................................................................... 178
16.1. USART Baud Rate ............................................................................................................................. 211
16.2. USART Desired Baud Rate ................................................................................................................. 211
16.3. USART Synchronous Mode Bit Rate ..................................................................................................... 224
16.4. USART Synchronous Mode Clock Division Factor .................................................................................... 224
18.1. LEUART Baud Rate Equation .............................................................................................................. 251
18.2. LEUART CLKDIV Equation .................................................................................................................. 251
18.3. LEUART Optimal Sampling Point .......................................................................................................... 255
18.4. LEUART Actual Sampling Point ............................................................................................................ 255
19.1. TIMER Rotational Position Equation ...................................................................................................... 280
19.2. TIMER Up-count Frequency Generation Equation .................................................................................... 285
19.3. TIMER Up-count PWM Resolution Equation ............................................................................................ 285
19.4. TIMER Up-count PWM Frequency Equation ............................................................................................ 285
19.5. TIMER Up-count Duty Cycle Equation ................................................................................................... 285
19.6. TIMER Up/Down-count PWM Resolution Equation ................................................................................... 286
19.7. TIMER Up/Down-count PWM Frequency Equation ................................................................................... 286
19.8. TIMER Up/Down-count Duty Cycle Equation ........................................................................................... 286
20.1. RTC Frequency Equation .................................................................................................................... 311
21.1. LETIMER Clock Frequency .................................................................................................................. 325
23.1. V
Scaled ....................................................................................................................................... 357
Trigger Level .................................................................................................................... 367
25.1. ADC Total Conversion Time (in ADC_CLK cycles) Per Output .................................................................... 375
25.2. ADC Temperature Measurement .......................................................................................................... 378
26.1. DAC Clock Prescaling ........................................................................................................................ 399
26.2. DAC Single Ended Output Voltage ........................................................................................................ 400
26.3. DAC Differential Output Voltage ........................................................................................................... 400
26.4. DAC Sine Generation ......................................................................................................................... 401
29.1. LCD Frame rate Calculation ................................................................................................................ 463
29.2. LCD Event Frequency Equation ............................................................................................................ 464
Summary of Contents for EFM32G
Page 505: ......