...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
359
www.silabs.com
23.4 Register Map
The offset register address is relative to the registers base address.
Offset
Name
Type
Description
RW
RW
R
RW
R
W1
W1
RW
23.5 Register Description
23.5.1 ACMPn_CTRL - Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
1
0x7
0
0
0x0
0x0
0
0
0
0
Access
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Name
Bit
Name
Reset
Access
Description
31
FULLBIAS
0
RW
Full Bias Current
Set this bit to 1 for full bias current in accordance with Table 23.1 (p. 356) .
30
HALFBIAS
1
RW
Half Bias Current
Set this bit to 1 to halve the bias current in accordance with Table 23.1 (p. 356) .
29:28
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
27:24
BIASPROG
0x7
RW
Bias Configuration
These bits control the bias current level in accordance with Table 23.1 (p. 356) .
23:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
17
IFALL
0
RW
Falling Edge Interrupt Sense
Set this bit to 1 to set the EDGE interrupt flag on falling edges of comparator output.
Value
Mode
Description
0
DISABLED
Interrupt flag is not set on falling edges.
1
ENABLED
Interrupt flag is set on falling edges.
16
IRISE
0
RW
Rising Edge Interrupt Sense
Set this bit to 1 to set the EDGE interrupt flag on rising edges of comparator output.
Value
Mode
Description
0
DISABLED
Interrupt flag is not set on rising edges.
1
ENABLED
Interrupt flag is set on rising edges.
15:11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
Summary of Contents for EFM32G
Page 505: ......