...the world's most energy friendly microcontrollers
2014-07-02 - Gecko Family - d0001_Rev1.30
499
www.silabs.com
18.5. LEUART Local Loopback .................................................................................................................... 257
18.6. LEUART Half Duplex Communication with External Driver ......................................................................... 258
18.7. LEUART - NRZ vs. RZI ...................................................................................................................... 259
19.1. TIMER Block Overview ....................................................................................................................... 276
19.2. TIMER Hardware Timer/Counter Control ................................................................................................ 277
19.3. TIMER Clock Selection ....................................................................................................................... 277
19.4. TIMER Connections ........................................................................................................................... 278
19.5. TIMER TOP Value Update Functionality ................................................................................................. 278
19.6. TIMER Quadrature Encoded Inputs ....................................................................................................... 279
19.7. TIMER Quadrature Decoder Configuration .............................................................................................. 279
19.8. TIMER X2 Decoding Mode .................................................................................................................. 280
19.9. TIMER X4 Decoding Mode .................................................................................................................. 280
19.10. TIMER Input Pin Logic ...................................................................................................................... 281
19.11. TIMER Input Capture Buffer Functionality ............................................................................................. 282
19.12. TIMER Output Compare/PWM Buffer Functionality ................................................................................. 282
19.13. TIMER Input Capture ........................................................................................................................ 283
19.14. TIMER Period and/or Pulse width Capture ............................................................................................ 283
19.15. TIMER Block Diagram Showing Comparison Functionality ........................................................................ 284
19.16. TIMER Output Logic ......................................................................................................................... 284
19.17. TIMER Up-count Frequency Generation ............................................................................................... 285
19.18. TIMER Up-count PWM Generation ...................................................................................................... 285
19.19. TIMER Up/Down-count PWM Generation .............................................................................................. 286
19.20. TIMER Dead-Time Insertion Unit Overview ........................................................................................... 286
19.21. TIMER Triple Half-Bridge ................................................................................................................... 287
19.22. TIMER Overview of Dead-Time Insertion Block for a Single PWM channel .................................................. 287
19.23. TIMER Polarity of Both Signals are Set as Active-High ............................................................................ 288
19.24. TIMER Output Polarities .................................................................................................................... 289
20.1. RTC Overview ................................................................................................................................... 311
21.1. LETIMER Overview ............................................................................................................................ 320
21.2. LETIMER State Machine for Free-running Mode ...................................................................................... 322
21.3. LETIMER One-shot Repeat State Machine ............................................................................................. 323
21.4. LETIMER Buffered Repeat State Machine .............................................................................................. 324
21.5. LETIMER Double Repeat State Machine ................................................................................................ 325
21.6. LETIMER Simple Waveforms Output ..................................................................................................... 327
21.7. LETIMER Repeated Counting .............................................................................................................. 327
21.8. LETIMER Dual Output ........................................................................................................................ 328
21.9. LETIMER Triggered Operation ............................................................................................................. 328
21.10. LETIMER Continuous Operation ......................................................................................................... 329
21.11. LETIMER LETIMERn_CNT Not Initialized to 0 ....................................................................................... 330
22.1. PCNT Overview ................................................................................................................................. 342
22.2. PCNT Quadrature Coding ................................................................................................................... 343
22.3. PCNT Direction Change Interrupt (DIRCNG) Generation ........................................................................... 346
23.1. ACMP Overview ................................................................................................................................ 355
23.2. 20 mV Hysteresis Selected .................................................................................................................. 357
23.3. Capacitive Sensing Set-up ................................................................................................................... 358
24.1. VCMP Overview ................................................................................................................................ 366
24.2. VCMP 20 mV Hysteresis Enabled ......................................................................................................... 367
25.1. ADC Overview .................................................................................................................................. 375
25.2. ADC Conversion Timing ...................................................................................................................... 376
25.3. ADC Analog Power Consumption With Different WARMUPMODE Settings .................................................... 377
25.4. ADC RC Input Filter Configuration ........................................................................................................ 378
25.5. ADC Bias Programming ...................................................................................................................... 379
25.6. ADC Conversion Tailgating .................................................................................................................. 380
26.1. DAC Overview .................................................................................................................................. 398
26.2. DAC Bias Programming ...................................................................................................................... 400
26.3. DAC Sine Mode ................................................................................................................................ 401
27.1. AES Key and Data Definitions .............................................................................................................. 413
27.2. AES Data and Key Orientation as Defined in the Advanced Encryption Standard ............................................ 413
27.3. AES Data and Key Register Operation .................................................................................................. 414
28.1. Pin Configuration ............................................................................................................................... 426
28.2. Tristated Output with Optional Pull-up or Pull-down .................................................................................. 427
28.3. Push-Pull Configuration ....................................................................................................................... 428
28.4. Open-drain ....................................................................................................................................... 428
28.5. Pin n Interrupt Generation ................................................................................................................... 429
29.1. LCD Block Diagram ........................................................................................................................... 447
29.2. LCD Low-power Waveform for LCD_COM0 in Quadruples Multiplex Mode, 1/3 Bias ........................................ 448
29.3. LCD Normal Waveform for LCD_COM0 in Quadruples Multiplex Mode, 1/3 Bias ............................................ 448
29.4. LCD Static Bias and Multiplexing - LCD_COM0 ....................................................................................... 449
29.5. LCD 1/2 Bias and Duplex Multiplexing - LCD_COM0 ................................................................................ 449
29.6. LCD 1/2 Bias and Duplex Multiplexing - LCD_COM1 ................................................................................ 449
29.7. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0 ................................................................................. 450
29.8. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0 Connection ................................................................. 450
29.9. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM0 ................................................................ 450
29.10. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 451
Summary of Contents for EFM32G
Page 505: ......