Chapter 9
Core-Local Interruptor (CLINT)
The CLINT block holds memory-mapped control and status registers associated with software
and timer interrupts. The FE310-G000 CLINT complies with
The RISC‑V Instruction Set Manual,
Volume II: Privileged Architecture, Version 1.10
.
9.1
CLINT Memory Map
Table 19 shows the memory map for CLINT on SiFive FE310-G000.
Table 19:
CLINT Register Map
Address
Width
Attr.
Description
Notes
0x2000000
4B
RW
msip
for hart 0
MSIP Registers (1 bit wide)
0x2004008
…
0x200bff7
Reserved
0x2004000
8B
RW
mtimecmp
for hart 0
MTIMECMP Registers
0x2004008
…
0x200bff7
Reserved
0x200bff8
8B
RW
mtime
Timer Register
0x200c000
Reserved
SiFive FE310-G000 Manual: v3p2
© SiFive, Inc.
Page 40