ACCxxCR2
160
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
0,73h
13.2.31
ACCxxCR2
Analog Continuous Time Type C Block Control Register 2
This register is one of four registers used to configure a type C continuous time PSoC block.
The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>, where m = row index, n
= column index; therefore, ACC01CR2 is a register for an analog PSoC block in row 0 column 1. For additional information,
refer to the
“Register Definitions” on page 426
in the Continuous Time Block chapter.
7
CPhase
0
Comparator Control latch is transparent on PHI1.
1
Comparator Control latch is transparent on PHI2.
6
CLatch
0
Comparator Control latch is always transparent.
1
Comparator Control latch is active.
5
CompCap
0
Comparator Mode
1
Opamp Mode
4
TMUXEN
Test Mux
0
Disabled
1
Enabled
3:2
TestMux[1:0]
Select block bypass mode. Note that available mux inputs vary by individual PSoC block and
TMUXEN must be set. In the following table, column ACC01 is used by the one column PSoC blocks,
columns ACC00 and ACC01 are used by the 2 column PSoC blocks, and all columns are used by the
4 column PSoC blocks.
ACC00 ACC01 ACC02
ACC03
00b
Positive Input to
ABUS0
ABUS1
ABUS2
ABUS3
01b
AGND to
ABUS0
ABUS1
ABUS2
ABUS3
10b
RefLo to
ABUS0
ABUS1
ABUS2
ABUS3
11b
RefHi to
ABUS0
ABUS1
ABUS2
ABUS3
1:0
PWR[1:0]
Encoding for selecting one of four power levels. High Bias mode doubles the power at each of these
settings. See bit 6 in the
00b
Off
01b
Low
10b
Medium
11b
High
Individual Register Names and Addresses:
0,73h
ACC00CR2 : 0,73h
ACC01CR2 : 0,77h
ACC02CR2 : 0,7Bh
ACC03CR2 : 0,7Fh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
CPhase
CLatch
CompCap
TMUXEN
TestMux[1:0]
PWR[1:0]
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...