490
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Decimator
27.2.5
DECx_CR0 Register
Bit 7: POL.
This bit, when set to ‘1’, inverts the data input.
Bit 6: GOOO.
This bit, when set to ‘1’, enables the related
decimator data input to be output to Global Digital Output
Odd Bus.
Bit 5: GOOE.
This bit, when set to ‘1’, enables the related
decimator data input to be output to Global Digital Output
Even Bus.
Bits 2 to 0: DATA_IN[2:0].
These bits are used to select
one decimator data input from among the following sources.
The 'x' in the following table is the corresponding decimator
number.
For additional information, refer to the
27.2.6
DEC_CR3 Register
The control bits in DEC_CR3 define the decimator clock
selections.
Bit 7: DEC1_EN.
This bit, when set to ‘1’, enables decima-
tor 1.
Bits 6 to 4: CLK_IN1[2:0].
These bits select one of the fol-
lowing sources as decimator 1 clock.
Bit 3: DEC0_EN.
This bit, when set to ‘1’, enables decima-
tor 0.
Bits 2 to 0: CLK_IN0[2:0].
These bits select one of the fol-
lowing sources as decimator 0 clock.
For additional information, refer to the
.
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,91h
POL
GOOO
GOOE
DATA_IN[2:0]
RW : 00
1,95h
POL
GOOO
GOOE
DATA_IN[2:0]
RW : 00
1,99h
POL
GOOO
GOOE
DATA_IN[2:0]
RW : 00
1,9Dh
POL
GOOO
GOOE
DATA_IN[2:0]
RW : 00
Decimator #
GOO Bus Bit
0
Output to GOO[1]
1
Output to GOO[3]
2
Output to GOO[5]
3
Output to GOO[7]
Decimator #
GOO Bus Bit
0
Output to GOO[0]
1
Output to GOO[2]
2
Output to GOO[4]
3
Output to GOO[6]
000b
ACCx_CMPO, the corresponding analog column compare bus
output.
001b
BCROWx, the corresponding Broadcast net from digital blocks.
Note that it is fixed 'HIGH' for decimator 3.
010b
The compare bus output of analog column 4 (Type-E column).
011b
The compare bus output of analog column 5 (Type-E column).
100b
ROW0LUTx, the corresponding LUT output from digital row 0.
101b
ROW1LUTx, the corresponding LUT output from digital row 1.
110b
ROW2LUTx, the corresponding LUT output from digital row 2.
111b
LOW (reserved)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,92h
DEC1_EN
CLK_IN1[2:0]
DEC0_EN
CLK_IN0[2:0]
RW : 00
000b
VC1
001b
VC2
010b
CLKA4 (from analog column 4)
011b
CLKA5 (from analog column 5)
100b
VC3
101b
Preselected clock source (from digital block primary outputs). See
DEC_CR5.
110b
Reserved
111b
LOW (Reserved)
000b
VC1
001b
VC2
010b
CLKA4 (from analog column 4)
011b
CLKA5 (from analog column 5)
100b
VC3
101b
Preselected clock source (from digital block primary outputs). See
DEC_CR5.
110b
Reserved
111b
LOW (Reserved)
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...