366
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Digital Blocks
17.3.2
Counter Timing
Enable/Disable Operation.
See Timer
.
Terminal Count/Compare Operation.
See Timer
nal Count/Compare Operation” on page 363
Multi-Shot Operation.
See Timer
KILL-Disable Operation.
See Timer
KILL-Reload Operation.
See Timer
Multi-Block Operation.
See Timer
Count/Compare Operation” on page 364
Gate (Enable) Operation.
The data input controls the
counter enable. The transition on this enable must have at
least one 24 MHz cycle of setup time to the block clock. This
will be ensured if internal or synchronized external inputs
are used.
, when the data input is negated
(counting is disabled) and the count is 00h, the TC output
stays low. When the data input goes high again, the TC
occurs on the following input clock. When the block is dis-
abled, the clock is immediately gated low. All internal state is
reset, except for DR0, DR1, and DR2, which are unaffected.
Figure 17-15. Counter Terminal Count Timing with Gate
Disable
KILL Interrupt Generation.
See Timer
CLK
DATA
(GATE)
COUNT
TC
N-1
N
1
2
0
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...