CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
291
MUX_CRx
1,D8h
13.3.71
MUX_CRx
Analog Mux Port Bit Enables Register
This register is used to control the connection between the analog mux bus and the corresponding pin.
Port 3 and the upper 4 bits of the MUX_CR3 register are reserved and will return zeros when read. For additional information,
refer to the
“Register Definitions” on page 528
in the I/O Analog Multiplexer chapter.
7:0
ENABLE[7:0]
Each bit controls the connection between the analog mux bus and the corresponding port pin. For
example, MUX_CR2[3] controls the connection to bit 3 in Port 2. Any number of pins may be con-
nected at the same time. Note that if a precharge clock is selected in the AMUX_CFG register, the
connection to the mux bus will be switched on and off under hardware control.
0
No connection between port pin and analog mux bus.
1
Connect port pin to analog mux bus.
Individual Register Names and Addresses:
1,D8h
MUX_CR0 : 1,D8h
MUX_CR1 : 1,D9h
MUX_CR2 : 1,DAh
MUX_CR3 : 1,DBh
MUX_CR4 : 1,ECh
MUX_CR5 : 1,EDh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
ENABLE[7:0]
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...