CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
143
DCCxxCR0 (UART Transmitter Control)
0,2Bh
13.2.16
DCCxxCR0
(UART Transmitter Control)
Digital Basic/Communication Type C Block Control Register 0
This register is the Control register for a UART transmitter, if the
register is configured as a ‘101’.
Refer to the
for naming convention and digital row availability information. In the table, note
that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits should always be
written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 348
ter. For the Receive mode definition, refer to
DCCxxCR0 (UART Receiver Control) register on page 144
5
TX Complete
0
Indicates that a byte may still be in the process of shifting out.
1
Indicates that a byte is shifted out and all associated framing bits are generated. Optional
interrupt. Cleared on a read of this (CR0) register.
4
TX Reg Empty
Reset state and the state when the block is disabled is ‘1’.
0
Indicates that a byte is currently buffered in the TX register.
1
Indicates that a byte is written to the TX register and cleared on write of the TX Buffer regis-
ter. This is the default interrupt. TX Reg Empty interrupt will occur only after the first data
byte is written and transferred into the shifter.
2
Parity Type
0
Even parity
1
Odd parity
1
Parity Enable
0
Parity is not enabled.
1
Parity is enabled, frame includes parity bit.
0
Enable
0
Serial Transmitter is not enabled.
1
Serial Transmitter is enabled.
Individual Register Names and Addresses:
0,2Bh
DCC02CR0: 0,2Bh
DCC03CR0: 0,2Fh
DCC12CR0: 0,3Bh
DCC13CR0: 0,3Fh
DCC22CR0: 0,4Bh
DCC23CR0: 0,4Fh
7
6
5
4
3
2
1
0
Access : POR
R : 0
R : 1
RW : 0
RW : 0
RW : 0
Bit Name
TX Complete
TX Reg Empty
Parity Type
Parity Enable
Enable
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...