IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 32
June 7, 2006
Notes
PCIESCAP - PCI Express Slot Capabilities (0x054)
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABP
RWL
0x0
Attention Button Present. This bit is set when the Atten-
tion Button is implemented for the port. This bit is read-only
and has a value of zero when the SLOT bit in the PCIECAP
register is cleared.
1
PCP
RWL
0x0
Power Control Present. This bit is set when a Power Con-
troller is implemented for the port. This bit is read-only and
has a value of zero when the SLOT bit in the PCIECAP
register is cleared.
2
MRLP
RWL
0x0
MRL Sensor Present. This bit is set when an MRL Sensor
is implemented for the port. This bit is read-only and has a
value of zero when the SLOT bit in the PCIECAP register is
cleared.
3
ATTIP
RWL
0x0
Attention Indicator Present. This bit is set when an Atten-
tion Indicator is implemented for the port. This bit is read-
only and has a value of zero when the SLOT bit in the
PCIECAP register is cleared.
4
PWRIP
RWL
0x0
Power Indicator Present. This bit is set when an Power
Indicator is implemented for the port. This bit is read-only
and has a value of zero when the SLOT bit in the PCIECAP
register is cleared.
5
HPS
RWL
0x0
Hot Plug Surprise. When set, this bit indicates that a
device present in the slot may be removed from the system
without notice. This bit is read-only and has a value of zero
when the SLOT bit in the PCIECAP register is cleared.
6
HPC
RWL
0x0
Hot Plug Capable. This bit is set if the slot corresponding
to the port is capable of supporting hot-plug operations.
This bit is read-only and has a value of zero when the
SLOT bit in the PCIECAP register is cleared.
14:7
SPLV
RWL
0x0
Slot Power Limit Value. In combination with the Slot
Power Limit Scale, this field specifies the upper limit on
power supplied by the slot.
A Set_Slot_Power_Limit message is generated using this
field whenever this register is written or when the link tran-
sitions from a non DL_Up status to a DL_Up status.
This bit is read-only and has a value of zero when the
SLOT bit in the PCIECAP register is cleared.
16:15
SPLS
RWL
0x0
Slot Power Limit Scale. This field specifies the scale used
for the Slot Power Limit Value (SPLV).
0x0 -
(x1) 1.0x
0x1 -
(xp1) 0.1x
0x2 -
(xp01) 0.01x
0x3 -
(xp001) 0.001x
A Set_Slot_Power_Limit message is generated using this
field whenever this register is written or when the link tran-
sitions from a non DL_Up status to a DL_Up status.
This bit is read-only and has a value of zero when the
SLOT bit in the PCIECAP register is cleared.
Summary of Contents for 89HPES12N3
Page 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Page 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Page 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Page 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Page 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Page 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Page 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Page 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Page 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Page 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...