General Purpose I/O Module
MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
13-12
Freescale Semiconductor
Preliminary
IPSBAR
Offset: 0x10_006C (PQSPAR)
Access: User read/write
15
14
13
12
11
10
9
8
R
0
0
P
n
PAR6
P
n
PAR5
P
n
PAR4
W
Reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
R
P
n
PAR3
P
n
PAR2
P
n
PAR1
P
n
PAR0
W
Reset
0
0
0
0
0
0
0
0
Figure 13-24. Port QS Pin Assignment Register (PQSPAR)
IPSBAR
Offset: 0x10_006B (PASPAR)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
0
0
0
P
n
PAR1
P
n
PAR0
W
Reset:
0
0
0
0
0
0
0
0
Figure 13-25. Port AS Pin Assignment Register (PASPAR)
IPSBAR
Offsets:
0x10_006E (PTAPAR)
0x10_006F (PTCPAR)
0x10_0070 (PTDPAR)
0x10_0071 (PUAPAR)
0x10_0072 (PUBPAR)
Access: User read/write
7
6
5
4
3
2
1
0
R
P
n
PAR3
P
n
PAR2
P
n
PAR1
P
n
PAR0
W
Reset:
0
0
0
0
0
0
0
0
Figure 13-26. Quad-Function Pin Assignment Registers with Bits 7:0 Implemented (PTAPAR, PTCPAR,
PTDPAR, PUAPAR, PUBPAR)
Table 13-7. Quad-Function P
n
PAR Field Descriptions
Field
Description
P
n
PARx
P
n
PARx pin assignment register bits.
00
Pin assumes the GPIO function
01
Pin assumes the primary function
10
Pin assumes the alternate 1 function
11
Pin assumes the alternate 2 function