Overview
MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
1-13
Preliminary
•
External reset input
•
Power-on reset (POR)
•
Watchdog timer
•
Phase locked-loop (PLL) loss of lock / loss of clock
•
Software
•
Low-voltage detector (LVD)
•
JTAG
Control of the LVD and its associated reset and interrupt are managed by the reset controller. Other
registers provide status flags indicating the last source of reset and a control bit for software assertion of
the RSTO pin.
1.2.21
GPIO
Nearly all pins on the MCF52110 have general purpose I/O capability and are grouped into 8-bit ports.
Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port
pins.