12.4.5 ADC0PWR: ADC0 Power Control
Bit
7
6
5
4
3
2
1
0
Name
ADBIAS
ADMXLP
ADLPM
ADPWR
Access
RW
RW
RW
RW
Reset
0x0
0
0
0xF
SFR Page = 0x0, 0x10; SFR Address: 0xDF
Bit
Name
Reset
Access Description
7:6
ADBIAS
0x0
RW
Bias Power Select.
This field can be used to adjust the ADC's power consumption based on the conversion speed. Higher bias currents allow
for faster conversion times.
Value
Name
Description
0x0
MODE0
Select bias current mode 0. Recommended to use modes 1, 2, or 3.
0x1
MODE1
Select bias current mode 1 (SARCLK <= 16 MHz).
0x2
MODE2
Select bias current mode 2.
0x3
MODE3
Select bias current mode 3 (SARCLK <= 4 MHz).
5
ADMXLP
0
RW
Mux and Reference Low Power Mode Enable.
Enables low power mode operation for the multiplexer and voltage reference buffers.
Value
Name
Description
0
LP_MUX_VREF_DISA-
BLED
Low power mode disabled.
1
LP_MUX_VREF_ENA-
BLED
Low power mode enabled (SAR clock < 4 MHz).
4
ADLPM
0
RW
Low Power Mode Enable.
This bit can be used to reduce power to the ADC's internal common mode buffer. It can be set to 1 to reduce power when
tracking times in the application are longer (slower sample rates).
Value
Name
Description
0
LP_BUFFER_DISA-
BLED
Disable low power mode.
1
LP_BUFFER_ENA-
BLED
Enable low power mode (requires extended tracking time).
3:0
ADPWR
0xF
RW
Burst Mode Power Up Time.
This field sets the time delay allowed for the ADC to power up from a low power state. When ADTM is set, an additional 4
SARCLKs are added to this time.
Tpwrtime = (8 * ADPWR) / (Fhfosc)
EFM8UB3 Reference Manual
Analog-to-Digital Converter (ADC0)
silabs.com
| Building a more connected world.
Rev. 0.2 | 142