16.4.2 PCA0MD: PCA Mode
Bit
7
6
5
4
3
2
1
0
Name
CIDL
Reserved
CPS
ECF
Access
RW
R
RW
RW
Reset
0
0x0
0x0
0
SFR Page = 0x0, 0x10; SFR Address: 0xD9
Bit
Name
Reset
Access Description
7
CIDL
0
RW
PCA Counter/Timer Idle Control.
Specifies PCA behavior when CPU is in Idle Mode.
Value
Name
Description
0
NORMAL
PCA continues to function normally while the system controller is in Idle
Mode.
1
SUSPEND
PCA operation is suspended while the system controller is in Idle
Mode.
6:4
Reserved
Must write reset value.
3:1
CPS
0x0
RW
PCA Counter/Timer Pulse Select.
These bits select the timebase source for the PCA counter.
Value
Name
Description
0x0
SYSCLK_DIV_12
System clock divided by 12.
0x1
SYSCLK_DIV_4
System clock divided by 4.
0x2
T0_OVERFLOW
Timer 0 overflow.
0x3
ECI
High-to-low transitions on ECI (max rate = system clock divided by 4).
0x4
SYSCLK
System clock.
0x5
EXTOSC_DIV_8
External clock divided by 8 (synchronized with the system clock).
0x6
LFOSC_DIV_8
Low frequency oscillator divided by 8.
0
ECF
0
RW
PCA Counter/Timer Overflow Interrupt Enable.
This bit sets the masking of the PCA Counter/Timer Overflow (CF) interrupt.
Value
Name
Description
0
OVF_INT_DISABLED
Disable the CF interrupt.
1
OVF_INT_ENABLED
Enable a PCA Counter/Timer Overflow interrupt request when CF is
set.
EFM8UB3 Reference Manual
Programmable Counter Array (PCA0)
silabs.com
| Building a more connected world.
Rev. 0.2 | 202