19.4.14 TMR2CN1: Timer 2 Control 1
Bit
7
6
5
4
3
2
1
0
Name
RLFSEL
Reserved
T2CSEL
Access
RW
R
RW
Reset
0x0
0x0
0x0
SFR Page = 0x10; SFR Address: 0xFD
Bit
Name
Reset
Access Description
7:5
RLFSEL
0x0
RW
Force Reload Select.
Selects the signal that can force the Timer to reload the timer from the Timer Reload SFRs regardless of whether an over-
flow has occured. A logic high on the selected signal will force the Timer to reload.
Value
Name
Description
0x0
NONE
Timer will only reload on overflow events.
0x1
CLU0_OUT
Timer will reload on overflow events and CLU0 synchronous output
high.
0x2
CLU1_OUT
Timer will reload on overflow events and CLU1 synchronous output
high.
0x3
CLU2_OUT
Timer will reload on overflow events and CLU2 synchronous output
high.
4:3
Reserved
Must write reset value.
2:0
T2CSEL
0x0
RW
Timer 2 Capture Select.
When used in capture mode, the T2CSEL field selects the input capture signal.
Value
Name
Description
0x0
PIN
Capture high-to-low transitions on the T2 input pin.
0x1
LFOSC
Capture high-to-low transitions of the LFO oscillator.
0x2
COMPARATOR0
Capture high-to-low transitions of the Comparator 0 output.
0x3
USB_SOF
Capture USB start-of-frame (SOF) events.
0x4
CLU0_OUT
Capture high-to-low transitions on the configurable logic unit 0 synchro-
nous output.
0x5
CLU1_OUT
Capture high-to-low transitions on the configurable logic unit 1 synchro-
nous output.
0x6
CLU2_OUT
Capture high-to-low transitions on the configurable logic unit 2 synchro-
nous output.
0x7
CLU3_OUT
Capture high-to-low transitions on the configurable logic unit 3 synchro-
nous output.
EFM8UB3 Reference Manual
Timers (Timer0, Timer1, Timer2, Timer3, Timer4, and Timer5)
silabs.com
| Building a more connected world.
Rev. 0.2 | 278