6.3.7 EIE2: Extended Interrupt Enable 2
Bit
7
6
5
4
3
2
1
0
Name
Reserved
ECL0
Reserved
ET5
ET4
EVBUS
EUSB0
Access
RW
RW
RW
RW
RW
RW
RW
Reset
0
0
0x0
0
0
0
0
SFR Page = 0x10; SFR Address: 0xCE
Bit
Name
Reset
Access Description
7
Reserved
Must write reset value.
6
ECL0
0
RW
Configurable Logic (CL0) Interrupt Enable.
This bit sets the masking of the CL0 interrupts.
Value
Name
Description
0
DISABLED
Disable CL0 interrupts.
1
ENABLED
Enable interrupt requests generated by CL0.
5:4
Reserved
Must write reset value.
3
ET5
0
RW
Timer 5 Interrupt Enable.
This bit sets the masking of the Timer 5 interrupt.
Value
Name
Description
0
DISABLED
Disable Timer 5 interrupts.
1
ENABLED
Enable interrupt requests generated by the TF5L or TF5H flags.
2
ET4
0
RW
Timer 4 Interrupt Enable.
This bit sets the masking of the Timer 4 interrupt.
Value
Name
Description
0
DISABLED
Disable Timer 4 interrupts.
1
ENABLED
Enable interrupt requests generated by the TF4L or TF4H flags.
1
EVBUS
0
RW
VBUS and USB Charger Detect Interrupt.
This bit sets the masking of the VBUS and VBUS and USB Charger Detect interrupts.
Value
Name
Description
0
DISABLED
Disable all VBUS and VBUS and USB Charger Detect interrupts.
1
ENABLED
Enable interrupt requests generated by VBUS and VBUS and USB
Charger Detect.
0
EUSB0
0
RW
USB (USB0) Interrupt Enable.
This bit sets the masking of the USB0 interrupt.
Value
Name
Description
0
DISABLED
Disable all USB0 interrupts.
1
ENABLED
Enable interrupt requests generated by USB0.
EFM8UB3 Reference Manual
Interrupts
silabs.com
| Building a more connected world.
Rev. 0.2 | 59