Bit
Name
Reset
Access Description
1
ENABLED
A valid LIN break field and delimiter must be detected prior to the hard-
ware state machine recognizing a sync word and performing autobaud.
2
BREAKDNIE
0
RW
LIN Break Done Interrupt Enable.
Enables the break done interrupt source.
Value
Name
Description
0
DISABLED
The BREAKDN flag will not generate UART1 interrupts.
1
ENABLED
The BREAKDN flag will generate UART1 interrupts when it is set.
1
SYNCTOIE
0
RW
LIN Sync Detect Timeout Interrupt Enable.
Enables the synctimeout interrupt source.
Value
Name
Description
0
DISABLED
The SYNCTO flag will not generate UART1 interrupts.
1
ENABLED
The SYNCTO flag will generate UART1 interrupts when it is set.
0
SYNCDIE
0
RW
LIN Sync Detect Interrupt Enable.
Enables the sync detection interrupt source.
Value
Name
Description
0
DISABLED
The SYNCD flag will not generate UART1 interrupts.
1
ENABLED
The SYNCD flag will generate UART1 interrupts when it is set.
20.4.11 UART1PCF: UART1 Configuration
Bit
7
6
5
4
3
2
1
0
Name
Reserved
RXSEL
Access
R
RW
Reset
0x00
0x0
SFR Page = 0x20; SFR Address: 0xDA
Bit
Name
Reset
Access Description
7:2
Reserved
Must write reset value.
1:0
RXSEL
0x0
RW
RX Source Select.
This field selects the source of the UART RX signal.
Value
Name
Description
0x0
CROSSBAR
The crossbar input is UART1 RX.
0x1
CLU0
The CLU0 synchronous output is UART1 RX.
0x2
CLU1
The CLU1 synchronous output is UART1 RX.
0x3
CLU2
The CLU2 synchronous output is UART1 RX.
EFM8UB3 Reference Manual
Universal Asynchronous Receiver/Transmitter 1 (UART1)
silabs.com
| Building a more connected world.
Rev. 0.2 | 310