14.4.7 CLU0CF: Configurable Logic Unit 0 Configuration
Bit
7
6
5
4
3
2
1
0
Name
OUTSEL
OEN
Reserved
RST
CLKINV
CLKSEL
Access
RW
RW
R
RW
RW
RW
Reset
0
0
0x0
0
0
0x0
SFR Page = 0x20; SFR Address: 0xB1
Bit
Name
Reset
Access Description
7
OUTSEL
0
RW
CLU Output Select.
Value
Name
Description
0
D_FF
Select D flip-flop output of CLU
1
LUT
Select LUT output.
6
OEN
0
RW
CLU Port Output Enable.
This bit enables the asynchronous output of CLU0 to CLU0OUT.
Value
Name
Description
0
DISABLE
Disables asynchronous output to the selected GPIO pin
1
ENABLE
Enables asynchronous output to the selected GPIO pin
5:4
Reserved
Must write reset value.
3
RST
0
RW
CLU D flip-flop Reset.
Writing this bit to 1 resets the D flip flop for CLU0. The bit will immediately return to 0.
Value
Name
Description
1
RESET
Reset the flip flop.
2
CLKINV
0
RW
CLU D flip-flop Clock Invert.
Value
Name
Description
0
NORMAL
Clock signal is not inverted.
1
INVERT
Clock signal will be inverted.
1:0
CLKSEL
0x0
RW
CLU D flip-flop Clock Selection.
Value
Name
Description
0x0
CARRY_IN
The carry-in signal.
0x1
MXA_INPUT
The MXA input.
0x2
ALTCLK0
The alternate clock signal CLU0ALTCLK0.
0x3
ALTCLK1
The alternate clock signal CLU0ALTCLK1.
EFM8UB3 Reference Manual
Configurable Logic Units (CLU0, CLU1, CLU2, CLU3)
silabs.com
| Building a more connected world.
Rev. 0.2 | 175