Bit
Name
Reset
Access Description
0x7
CLU3_OUT
Capture high-to-low transitions on the configurable logic unit 3 synchro-
nous output.
19.4.27 TMR5RLL: Timer 5 Reload Low Byte
Bit
7
6
5
4
3
2
1
0
Name
TMR5RLL
Access
RW
Reset
0x00
SFR Page = 0x10; SFR Address: 0xD2
Bit
Name
Reset
Access Description
7:0
TMR5RLL
0x00
RW
Timer 5 Reload Low Byte.
When operating in one of the auto-reload modes, TMR5RLL holds the reload value for the low byte of Timer 5 (TMR5L).
When operating in capture mode, TMR5RLL is the captured value of TMR5L.
19.4.28 TMR5RLH: Timer 5 Reload High Byte
Bit
7
6
5
4
3
2
1
0
Name
TMR5RLH
Access
RW
Reset
0x00
SFR Page = 0x10; SFR Address: 0xD3
Bit
Name
Reset
Access Description
7:0
TMR5RLH
0x00
RW
Timer 5 Reload High Byte.
When operating in one of the auto-reload modes, TMR5RLH holds the reload value for the high byte of Timer 5 (TMR5H).
When operating in capture mode, TMR5RLH is the captured value of TMR5H.
19.4.29 TMR5L: Timer 5 Low Byte
Bit
7
6
5
4
3
2
1
0
Name
TMR5L
Access
RW
Reset
0x00
SFR Page = 0x10; SFR Address: 0xD4
Bit
Name
Reset
Access Description
7:0
TMR5L
0x00
RW
Timer 5 Low Byte.
In 16-bit mode, the TMR5L register contains the low byte of the 16-bit Timer 5. In 8-bit mode, TMR5L contains the 8-bit low
byte timer value.
EFM8UB3 Reference Manual
Timers (Timer0, Timer1, Timer2, Timer3, Timer4, and Timer5)
silabs.com
| Building a more connected world.
Rev. 0.2 | 288