17.4.8 SPI0PCF: SPI0 Pin Configuration
Bit
7
6
5
4
3
2
1
0
Name
SCKSEL
Reserved
MISEL
Reserved
SISEL
Access
RW
R
RW
R
RW
Reset
0x0
0
0x0
0
0x0
SFR Page = 0x20; SFR Address: 0xDF
Bit
Name
Reset
Access Description
7:6
SCKSEL
0x0
RW
Slave Clock Input Select.
This field selects the source of the SCK input signal in slave mode.
Value
Name
Description
0x0
CROSSBAR
The crossbar input is the SCK input (slave mode).
0x1
CLU1
The CLU1 synchronous output is the SCK input (slave mode).
0x2
CLU2
The CLU2 synchronous output is the SCK input (slave mode).
0x3
CLU3
The CLU3 synchronous output is the SCK input (slave mode).
5
Reserved
Must write reset value.
4:3
MISEL
0x0
RW
Master MISO Input Select.
Value
Name
Description
0x0
CROSSBAR
The crossbar input is the MISO input (master mode).
0x1
CLU0
The CLU0 synchronous output is the MISO input (master mode).
0x2
CLU2
The CLU2 synchronous output is the MISO input (master mode).
0x3
CLU3
The CLU3 synchronous output is the MISO input (master mode).
2
Reserved
Must write reset value.
1:0
SISEL
0x0
RW
Slave MOSI Input Select.
This field selects the source of the MOSI clock signal in slave mode.
Value
Name
Description
0x0
CROSSBAR
The crossbar input is the MOSI input (slave mode).
0x1
CLU0
The CLU0 synchronous output is the MOSI input (slave mode).
0x2
CLU1
The CLU1 synchronous output is the MOSI input (slave mode).
0x3
CLU3
The CLU3 synchronous output is the MOSI input (slave mode).
EFM8UB3 Reference Manual
Serial Peripheral Interface (SPI0)
silabs.com
| Building a more connected world.
Rev. 0.2 | 231