14.4.2 CLIE0: Configurable Logic Interrupt Enable 0
Bit
7
6
5
4
3
2
1
0
Name
C3RIE
C3FIE
C2RIE
C2FIE
C1RIE
C1FIE
C0RIE
C0FIE
Access
RW
RW
RW
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
0
0
0
SFR Page = 0x20; SFR Address: 0xCD
Bit
Name
Reset
Access Description
7
C3RIE
0
RW
CLU3 Rising Edge Interrupt Enable.
Enables interrupts generated by CLU3 rising edges (synchronized with SYSCLK).
Value
Name
Description
0
DISABLE
Interrupts will not be generated for CLU3 rising-edge events.
1
ENABLE
Interrupts will be generated for CLU3 rising-edge events.
6
C3FIE
0
RW
CLU3 Falling Edge Interrupt Enable.
Enables interrupts generated by CLU3 falling edges (synchronized with SYSCLK).
Value
Name
Description
0
DISABLE
Interrupts will not be generated for CLU3 falling-edge events.
1
ENABLE
Interrupts will be generated for CLU3 falling-edge events.
5
C2RIE
0
RW
CLU2 Rising Edge Interrupt Enable.
See bit 7 description
4
C2FIE
0
RW
CLU2 Falling Edge Interrupt Enable.
See bit 6 description
3
C1RIE
0
RW
CLU1 Rising Edge Interrupt Enable.
See bit 7 description
2
C1FIE
0
RW
CLU1 Falling Edge Interrupt Enable.
See bit 6 description
1
C0RIE
0
RW
CLU0 Rising Edge Interrupt Enable.
See bit 7 description
0
C0FIE
0
RW
CLU0 Falling Edge Interrupt Enable.
See bit 6 description
EFM8UB3 Reference Manual
Configurable Logic Units (CLU0, CLU1, CLU2, CLU3)
silabs.com
| Building a more connected world.
Rev. 0.2 | 171