20.4.2 SMOD1: UART1 Mode
Bit
7
6
5
4
3
2
1
0
Name
MCE
SPT
PE
SDL
XBE
SBL
Access
RW
RW
RW
RW
RW
RW
Reset
0
0x0
0
0x3
0
0
SFR Page = 0x20; SFR Address: 0x93
Bit
Name
Reset
Access Description
7
MCE
0
RW
Multiprocessor Communication Enable.
This function is not available when hardware parity is enabled.
Value
Name
Description
0
MULTI_DISABLED
RI will be activated if the stop bits are 1.
1
MULTI_ENABLED
RI will be activated if the stop bits and extra bit are 1. The extra bit
must be enabled using XBE.
6:5
SPT
0x0
RW
Parity Type.
Value
Name
Description
0x0
ODD_PARITY
Odd.
0x1
EVEN_PARITY
Even.
0x2
MARK_PARITY
Mark.
0x3
SPACE_PARITY
Space.
4
PE
0
RW
Parity Enable.
This bit activates hardware parity generation and checking. The parity type is selected by the SPT field when parity is ena-
bled.
Value
Name
Description
0
PARITY_DISABLED
Disable hardware parity.
1
PARITY_ENABLED
Enable hardware parity.
3:2
SDL
0x3
RW
Data Length.
Value
Name
Description
0x0
5_BITS
5 bits.
0x1
6_BITS
6 bits.
0x2
7_BITS
7 bits.
0x3
8_BITS
8 bits.
1
XBE
0
RW
Extra Bit Enable.
When enabled, the value of TBX in the SCON1 register will be appended to the data field.
Value
Name
Description
0
DISABLED
Disable the extra bit.
EFM8UB3 Reference Manual
Universal Asynchronous Receiver/Transmitter 1 (UART1)
silabs.com
| Building a more connected world.
Rev. 0.2 | 301