2-2
Computer Group Literature Center Web Site
Hawk PCI Host Bridge & Multi-Processor Interrupt Controller
2
– Read-ahead buffer for reads from the PPC bus.
– Four independent software programmable slave map decoders.
❏
Interrupt Controller
– MPIC compliant.
– MPIC programming model.
– Support for 16 external interrupt sources and two processors.
– Supports 15 programmable Interrupt and Processor Task priority
levels.
– Supports the connection of an external 8259 for ISA/AT
compatibility.
– Distributed interrupt delivery for external I/O interrupts.
– Multiprocessor interrupt control allowing any interrupt source to
be directed to either processor.
– Multilevel cross processor interrupt control for multiprocessor
synchronization.
– Four Interprocessor Interrupt sources
– Four 32-bit tick timers.
– Processor initialization control
❏
Two 64-bit general purpose registers for cross-processor
messaging.
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...