ix
When PPC Devices are Little Endian........................................................2-39
PHB Registers............................................................................................2-40
Error Handling ..................................................................................................2-41
Watchdog Timers ..............................................................................................2-42
PCI/PPC Contention Handling .........................................................................2-45
Transaction Ordering ........................................................................................2-48
PHB Hardware Configuration ..........................................................................2-49
MPIC Features: .................................................................................................2-51
Architecture ......................................................................................................2-51
External Interrupt Interface...............................................................................2-52
CSR’s Readability.............................................................................................2-53
Interrupt Source Priority ...................................................................................2-53
Processor’s Current Task Priority .....................................................................2-54
Nesting of Interrupt Events...............................................................................2-54
Spurious Vector Generation ..............................................................................2-54
Interprocessor Interrupts (IPI) ..........................................................................2-55
8259 Compatibility ...........................................................................................2-55
Hawk Internal Errror Interrupt..........................................................................2-55
Timers ...............................................................................................................2-56
Interrupt Delivery Modes..................................................................................2-56
Block Diagram Description ..............................................................................2-57
Program Visible Registers .........................................................................2-59
Interrupt Pending Register (IPR) ...............................................................2-59
Interrupt Selector (IS) ................................................................................2-59
Interrupt Request Register (IRR)...............................................................2-60
In-Service Register (ISR) ..........................................................................2-60
Interrupt Router .........................................................................................2-60
External Interrupt Service..........................................................................2-62
Reset State .................................................................................................2-63
Interprocessor Interrupts............................................................................2-64
Dynamically Changing I/O Interrupt Configuration .................................2-64
EOI Register ..............................................................................................2-65
Interrupt Acknowledge Register................................................................2-65
8259 Mode .................................................................................................2-65
Current Task Priority Level .......................................................................2-65
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...