S1R72803F00A
EPSON
49
Address Register Name
Bit Symbol
R/W
Description
H.Rst S.Rst B.Rst
0x0B
DmaIntEnb
7:
0:
1:
6: EnTxAsyRtyGo
R/W
0: Disable
1: Enable
5: EnTxAsyBCSent
R/W
0: Disable
1: Enable
4: EnRxDmaFaild
R/W
0: Disable
1: Enable
0x00
0x00
–
3: EnTxAsyFaild
R/W
0: Disable
1: Enable
2: EnTxIsoFaild
R/W
0: Disable
1: Enable
1: EnTxAsyBRAbort
R/W
0: Disable
1: Enable
0: EnTxAsyMiss
R/W
0: Disable
1: Enable
DMA Interrupt Enable Flag Register
This register enables/disables an interrupt factor of the DMAIntStat Register.
Setting the corresponding bit to “1” enables an interrupt to the CPU.
Address Register Name
Bit Symbol
R/W
Description
H.Rst S.Rst B.Rst
0x0C
LinkIntEnb1
7:
0:
1:
6:
0:
1:
5:
0:
1:
4:
0:
1:
0x00
0x00
–
3: EnRxOnTardy
R/W
0: Disable
1: Enable
2: EnRxHcrcErr
R/W
0: Disable
1: Enable
1: EnRxUnkTcode
R/W
0: Disable
1: Enable
0: EnTxRtyExced
R/W
0: Disable
1: Enable
LINK Core Interrupt Enable Flag Register 1
This register enables/disables an interrupt factor of the LINKIntStat1 Register.
Setting the corresponding bit to “1” enables an interrupt to the CPU.
Address Register Name
Bit Symbol
R/W
Description
H.Rst S.Rst B.Rst
0x0D
LinkIntEnb0
7: EnUnExpCh
R/W
0: Disable
1: Enable
6: EnDupliCh
R/W
0: Disable
1: Enable
5: EnIsoArbFaild
R/W
0: Disable
1: Enable
4: EnCycTooLong
R/W
0: Disable
1: Enable
0x00
0x00
–
3: EnCycOverFlw
R/W
0: Disable
1: Enable
2: EnCycEvent
R/W
0: Disable
1: Enable
1: EnCycLost
R/W
0: Disable
1: Enable
0: EnCycArbFail
R/W
0: Disable
1: Enable
LINK Core Interrupt Enable Flag Register 0
This register enables/disables an interrupt factor of the LINKIntStat0 Register.
Setting the corresponding bit to “1” enables an interrupt to the CPU.