0xFFFF_FFFF. The next sequence of events depends on the NMI_b input and
FTFA_FOPT[NMI_DIS] (See
) :
• If the NMI_b input is high or the NMI function is disabled in the FOPT register,
the CPU begins execution at the PC location.
• If the NMI_b input is low and the NMI function is enabled in the FOPT register,
this results in an NMI interrupt. The processor executes an Exception Entry and
reads the NMI interrupt handler address from vector-table offset 8. The CPU
begins execution at the NMI interrupt handler.
Subsequent system resets follow this same reset flow.
Boot
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
104
Freescale Semiconductor, Inc.