RCM_RPFC field descriptions
Field
Description
7–3
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
2
RSTFLTSS
Reset Pin Filter Select in Stop Mode
Selects how the reset pin filter is enabled in Stop and VLPS modes , and also during VLLS mode. On exit
from VLLS mode, this bit should be reconfigured before clearing ACKISO in the PMC.
0
All filtering disabled
1
LPO clock filter enabled
RSTFLTSRW
Reset Pin Filter Select in Run and Wait Modes
Selects how the reset pin filter is enabled in run and wait modes.
00
All filtering disabled
01
Bus clock filter enabled for normal operation
10
LPO clock filter enabled for normal operation
11
Reserved
15.2.4 Reset Pin Filter Width register (RCM_RPFW)
NOTE
The reset values of the bits in the RSTFLTSEL field are for
Chip POR only. They are unaffected by other reset types.
Address: 4007_F000h base + 5h offset = 4007_F005h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
RCM_RPFW field descriptions
Field
Description
7–5
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
RSTFLTSEL
Reset Pin Filter Bus Clock Select
Selects the reset pin bus clock filter width.
00000
Bus clock filter count is 1
00001
Bus clock filter count is 2
00010
Bus clock filter count is 3
00011
Bus clock filter count is 4
00100
Bus clock filter count is 5
Table continues on the next page...
Chapter 15 Reset Control Module (RCM)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
193