or RESET_b pin have been disabled through associated FTFA_FOPT settings, then these
pins are ignored as wakeup sources. The wake-up flow from VLLSx is always through
reset.
NOTE
The WFE instruction can have the side effect of entering a low-
power mode, but that is not its intended usage. See ARM
documentation for more on the WFE instruction.
On VLLS recoveries, the I/O pins continue to be held in a static state after code execution
begins, allowing software to reconfigure the system before unlocking the I/O. RAM is
retained in VLLS3 only.
7.5 Module operation in low-power modes
The following table illustrates the functionality of each module while the chip is in each
of the low power modes. The standard behavior is shown with some exceptions for
Compute Operation (CPO) and Partial Stop2 (PSTOP2).
Debug modules are discussed separately; see
. Number
ratings (such as 4 MHz and 1 Mbit/s) represent the maximum frequencies or maximum
data rates per mode. Following is list of terms also used in the table.
• FF = Full functionality. In VLPR and VLPW, the system frequency is limited, but if
a module does not have a limitation in its functionality, it is still listed as FF.
• Async operation = Fully functional with alternate clock source, provided the selected
clock source remains enabled
• static = Module register states and associated memories are retained.
• powered = Memory is powered to retain contents.
• low power = Memory is powered to retain contents in a lower power state
• OFF = Modules are powered off; module is in reset state upon wake-up. For clocks,
OFF means disabled.
• wakeup = Modules can serve as a wake-up source for the chip.
Table 7-2. Module operation in low-power modes
Modules
VLPR
VLPW
Stop
VLPS
VLLSx
Core modules
NVIC
FF
FF
static
static
OFF
System modules
Mode controller
FF
FF
FF
FF
FF
Table continues on the next page...
Module operation in low-power modes
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
110
Freescale Semiconductor, Inc.