11.5.1 Pin Control Register n (PORTx_PCRn)
NOTE
Refer to the Signal Multiplexing and Pin Assignment chapter
for the reset value of this device.
See the GPIO Configuration section for details on the available
functions for each pin.
Do not modify pin configuration registers associated with pins
not available in your selected package. All un-bonded pins not
available in your package will default to DISABLE state for
lowest power consumption.
Address: Base a 0h (4d × i), where i=0d to 31d
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
* Notes:
MUX field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
•
DSE field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
•
PFE field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
•
SRE field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
•
PE field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
•
PS field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
•
PORTx_PCRn field descriptions
Field
Description
31–25
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
24
ISF
Interrupt Status Flag
This bit is read only for pins that do not support interrupt generation.
The pin interrupt configuration is valid in all digital pin muxing modes.
Table continues on the next page...
Memory map and register definition
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
136
Freescale Semiconductor, Inc.